### **UNIT 4: 8085 MICROPROCESSOR INTERFACING**

INTERFACING:-



Designing logic CRT & writing program to make the processore communicate with peripheral dervices on memory is known as interfacing.

The logic CRT word are known as interpacing CRT or Its ports.

Basic Interfacing components 1 -> Toi- State buffer

2-> Decoder

3-> Emcoder

4-> Latch

1/-> Toi-State Buffer.

The is used to increase current or power handling capability of a bus when more no. of devices are connected to common bus.

Connected to common bus.

It has 3 states logic 0, logic 1 and high impedance of the states l



PAGE 01



whem the emable line is active it may be in logic 0 on 1.

If it is imactive it emteres into high impedance State
i.e the device connected to the bus coould behave as it if
is com it is disconnected from bus.

74LS244 → Unidirectional buffer. 74LS245 → Bidirectional buffer. . LS → LOW power Schottky.

The line closs not closes any curount in high impedance state.

It is a logic cet which identifies the combination of IIP signals & selects one of the output weed for decoding logic of mumories or I/O devices.

g: 7415130 → 3:8 Deceder

PAGE 02



· It is a logic cet which produces I generate code of one of the imput signals at the OIP.

eg: 7415148. -> 8:3 emcoder

LATCH.



As the data is present on bus for few us, latches one used to hold the data for sometime such that our devices like display unit may recognise the data

eg: 74LS373

Register Memory

To is due to intermal sugisters within a procussor.

The is due to intermal sugisters within a procussor.

More the mo. of general purpose register more is

the speed of processore and also cost.





1) Address lines - depends on capacity of memory

2. Data lines - depends on no. of bits per location

3. CSICE - Chip select/Emable: -> To select the Chip wring

decoding logic.

decoding logic.

4. RD/WR -> Read/ write. Control Signals -> depend on type of Min

2<sup>n</sup>=N

m→ mo. of add. (imes

N→ mo. of addless | MIM (ocation

2<sup>10</sup> → 1KB → 1024 Byte

2<sup>20</sup> → 1MB

2<sup>30</sup> → 1GB

2<sup>40</sup> → 1TB

Mémory Representation / Notation

mxm no. of bits / Location

mo. of add. Location

MIM (Ocation

 $2^{m} = N = m$ N = m

eg: 
$$\begin{bmatrix} 256\times8 \end{bmatrix}$$
 RAM
$$m=256$$

$$m=8$$

$$256$$

$$\vdots$$

$$= 2568$$

JYPE 1-9- Calculating address and data bus line find the length of address & data bus for a 256×0 RAM chip.

Ams -> . B & B 256×8

address line

$$2^{m} = nn$$

$$2^{m} = 2^{8} = 256$$

$$n = 8$$

$$0.8 = 8$$

1024 X 1024 m= 1024 D.B = 1024 A.B = 2" = 210 = 1024 m = 10m= 1024 A-B= 10

$$50 \rightarrow 16K \times 32$$

$$= 2^{4} \times 2^{10}$$

$$= 2^{14}$$

$$9 = 14$$

$$AB = 14$$

$$DB = 32$$

O -> No. Calculating no. of this required to design a memory No. of chips sequised = MIM to be designed

of Find no. of 256X 8 RAM Chip Required to design a memory of akb OKB = 8x 210 = 23x210 AB m=13 DB = 8  $mo \cdot of chips = \underline{Q KB}$ 256×8 1 KB = 1024 Byte = 1024X8 = 210 x 8 = 0 (1024×&) = 32 28 X.8 210= 1KB Design 256x8 MIM how marry 256x4 chips are required. 256×4 | 256×4 | ⇒ 256×0 0-> Calculate noof 1024x2 ic to design IKB and 168 16KB mamory. 3, 16KB → 16X 4 S- find out the length of data bus for a 1 KB, 2KB & MIM chips if Length of add bus is fined to 10 1KB = 1024XB 1KB -> 8 data lines 2KB = 211X8 218 -> 16 data limes = 210 x,2x8, 84KB -> 32 data lines = 16 data 4KB = 212 x 8 = 210 x 22x8 = 32 data limes

m-x= Y

n = Total no. of address lines of UP No. of lines sequised for m/m to be interfaced Y=> Address lines for decoding logic

names on addressing memory locations is known as Memory

imdicates starting and ending address of a map Memory chip. momory

TYPE LO for the given interfacing Logic. map the memory find 1 A15 0 DO 1 A13 0 DO 1 WR 1 RD 0 Ao (5 A12 - 0 bo 1 IKB RAM A9 n-2 =4 16-10= 6

data limes A6 A5 A4 A3 A2 AI AO AT AB AIS AIY AIS AIZ AII AIO Ag 0 0 0 0 0 0 0 0 0 1 0 9 400H 0 97FF

9400H-97FFH



TMPE2 - Calculating starting and ending Addresses

· Step 1 find the no. of address line according to capacity of

Step2 - Put equivalent no. of 1 as that of address line and obtain the Here Value that must be added see subtracted. to get emding address on starting address.

eg 
$$\rightarrow$$
 i  $\rightarrow$  1 KB  
 $2^{m} = 1 KB$   
 $= 2^{10}$   
 $m = 10$   
 $\frac{11}{3} \frac{1111}{FF}$ 

745CH

$$2^{m} = 2 \times 2^{10} / = 2^{11}$$

$$T_{FF}^{=1}$$

$$T_{FF}^{=1}$$

9/-> Find the ending address of a 2KB ROM it starting address  $2KB = 2X_{2}10 = 2^{11}$ is 6CSDH

6C5DH 
$$2KB = 2X_{2}10 = 2^{11}$$
 $6C5D + 07FF$ 
 $-6346$ 
 $7FF$ 

6C5D + 07FF 745CH

PAGE 08

23x210
213

m=13

111111111111

DID 4

-+FFF

B1R5H

Ams -> BIBSH



D 8 0 0 H

977 If the CS is commerced to Y6 them find memory map

FOOD - FTFFH

Design a memory of BKB using 204BXB. RAM Chip such that 204BXB has memory apacity of 2KB so no. of thip sequired OKB = 4 Chip coon-DFFFH is satisfied.



1 chip has starting add. 0000 2048x8 MIM chip 30 last add. is and it is C000 + 7FF CTFF CTFF and chip has stanting ad. emding add. 0800 7FF CEFF chep has starting add. CFFF +1 DO 00 ending add. DO00 7FF DIFF has Starting add. DTFF you chip D 800 D800 7ff add. ending DFFF Hence the range is satisfied.

## PROGRAMMABLE PERIPHERAL INTERFACE (PPI) - 8255

The 8255 is commonly used chip for Parallel Input/Output. It is an important general-purpose I/O device that can be used with almost any microprocessor. It can be programmed to function in various mode, such as simple I/O mode, I/O with handshake signals, Bidirectional I/O mode etc. by writing a Control Word into the internal Control Register.

The 8255 has three 8-bit ports namely, Port A, Port B and Port C. The port A and Port B are used as 8-bit parallel ports. The port C can be used as 8-bit parallel port or can be grouped in two 4-bit ports: Port C-upper (C<sub>U</sub>) and Port C-lower (C<sub>L</sub>), as shown in fig.



**BLOCK DIAGRAM OF 8255** 

#### 8255 PIN DIAGRAM



The 8255A chip has 40 pins. The pin diagram is shown in fig.

The functions of various pins and their signals are explained below:

PA7-PA0 - 8 pins for receiving/sending data from/to Port A.

PB7-PB0 - 8 pins for receiving/sending data from/to Port B.

PC7-PC0 - 8 pins for receiving/sending data from/to Port C.

D7-D0 - 8 pins to be connected to the Data Bus.

RD – It is an active low control signal, used for Read operation. When it is low (0), the microprocessor reads data from a selected I/O port of 8255A. It is connected to IOR / MEMR signals of the microprocessor.

WR - It is an active low control signal, used for Write operation. When it is low (0), the microprocessor sends (writes) data to a selected I/O port of 8255A. It is connected to IOW / MEMW signals of the microprocessor

RESET – It is an active high signal. When it is high (1), it clears the control register and sets all ports in the input mode.

 $A_0$ ,  $A_1$  - These pins are generally connected to microprocessor address lines -  $A_0$  and  $A_1$ . These are, in combination, used to identify various ports and Control Register. An internal decoder is used for this purpose as shown in fig.

| A <sub>1</sub> | A <sub>0</sub> | Selection        |  |  |  |
|----------------|----------------|------------------|--|--|--|
| 0              | -0             | Port A           |  |  |  |
| 0              | 1              | Port B           |  |  |  |
| 1              | 0              | Port C           |  |  |  |
| 1              | 1              | Control Register |  |  |  |



Control Logic Diagram of 8255

 $\overline{\text{CS}}$  (Chip Select) – Address lines other than  $A_0$  and  $A_1$  may be used in any combination to make the Chip Select logic It is an active low signal. If it is low (0) the 8255 chip will be selected. The address of each port of the 8255 can be determined by  $\overline{\text{CS}}$ ,  $A_0$  and  $A_1$  lines.

Vcc - It is connected to +5V.

GND - It is connected to 0V.

### Control Register and Control Word

The 8255A chip has an internal register, called *Control Register*. This register is used to store the *Control Word*. The control word is used to define the functions and modes of various ports of 8255. Control Register can be used only for writing the control word and it cannot be used for read operation.

#### Various Modes of 8255

There are two basic modes: (i) BSR (Bit Set/Reset) Mode and (ii) Input/Output Mode

1. BSR (Bit Set/Reset) Mode

This mode is used to set/reset a single bit of Port C. without affecting the previously set mode of Port A and Port B. The Dr bit of the control word must be 0 for this mode.

#### Control Word for BSR Mode

The control word format for this mode is shown if fig given below. When this control word is written in the control register, a single bit of Port C is set or reset at a time.

| D7          | D <sub>6</sub> | D <sub>5</sub>        | D <sub>4</sub> | D3   D2                                                                              | D <sub>1</sub>                                                                            | Do               |
|-------------|----------------|-----------------------|----------------|--------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|------------------|
| 0           | X              | X                     | X              | Bit Sele                                                                             | ect                                                                                       | S/R              |
| Always<br>0 |                | Indefine<br>erally Se |                | 000 - P<br>001 - P<br>010 - P<br>011 - P<br>100 - P<br>101 - P<br>110 - P<br>111 - P | C <sub>1</sub> C <sub>2</sub> C <sub>3</sub> C <sub>4</sub> C <sub>5</sub> C <sub>6</sub> | 1-Set<br>0-Reset |

Control Word Format for BSR Mode

### 2. Input/Output Mode

The D<sub>7</sub> bit of the control word must be 1 for this mode. Three different types of I/O modes are available in 8255: (a) Mode 0-Simple I/O Mode, (b) Mode 1-I/O mode with handshake signals and (c) Mode 2-Bidirectional Mode. The Control Word Format for I/O mode is shown in fig. below:



Control Word Format for Input/Output Mode

# Programmable Interval Timer (PIT) - 8253/8254

Both 8253 and 8254 are basically used to provide accurate time delay.

There are various software techniques of providing time delay. But the disadvantages of software techniques are that they are not accurate and microprocessor is busy in delay loop. These disadvantages are overcome by using additional hardware in the form of 8253/8254 chip.

8253/8254 has three identical 16-bit counters named Counter 0, Counter 1, Counter 2 Each counter can operate independently in any one of the six modes.

Hence it can be used in various applications other then providing time delay, e.g., real time clock, an event counter, a digital one-shot, a square wave generator and a complex waveform generator.

8253 and 8254 are pin compatible, i.e., having same number of pins (24). They have almost same features except the following:

- The 8254 is an upgraded version of 8253. It can operate with higher frequency range (DC to 8 MHz and 10 MHz for 8254-2), while 8253 can operate with clock frequency range (DC to 2 MHz).
- The 8254 includes a status read-back command, which can latch the count and the status of the counters.

# Pin Diagram of 8254

The 8254 chip has 24 pins. The pin diagram is shown in fig.



#### PIN DESCRIPTION OF 8254 IC

The functions of various pins and their signals are explained below:

 $D_7$ – $D_0$  – 8 pins to be connected to the Data Bus.

CLK0, CLK1, CLK2 (Clock signal) - Input signals for Counter 0, Counter 1 and Counter 2, respectively. Normally on each clock cycle the contents of the respective counters are decremented to provide delay.

GATE0, GATE1, GATE2 (Gate signal) – Input signals for Counter 0, Counter 1 and Counter 2, respectively. GATE signal is normally use to start and stop the counting of the respective counter. When GATE signal is high, the counting starts and when it is low, the counting stops.

OUT0, OUT1, OUT2 (Output signal) – Output signals for Counter 0, Counter 1 and Counter 2, respectively. When the contents of a counter reach zero the OUT signal of that counter goes high. This signal can be used as an interrupt signal for microprocessor to activate any Interrupt Service Routine (ISR).

RD (Read) – It is an active low signal used to read the value of the counters. IOR signal is connected to this pin, for peripheral mapped I/O and MEMR signal is connected to this pin, for memory mapped I/O.

WR (Write) – It is an active low signal used to write command or data in counters or control register. IOW signal is connected to this pin, for peripheral mapped I/O and MEMW signal is connected to this pin, for memory mapped I/O.

 $A_0$ ,  $A_1$  – These pins are generally connected to microprocessor address lines -  $A_0$  and  $A_1$ . These are, in combination, used to identify various Counters and Control Register.

| $A_1$ | $A_0$ | Selection        |  |
|-------|-------|------------------|--|
| 0     | 0     | Counter 0        |  |
| 0     | 1     | Counter 1        |  |
| 1     | 0     | Counter 2        |  |
| 1     | 1     | Control Register |  |

 $\overline{\text{CS}}$  (Chip Select) – Address lines other than  $A_0$  and  $A_1$  may be used in any combination to make the Chip Select logic. Chip select logic combined with  $A_0$  and  $A_1$  lines make the complete addresses of various Counters and Control Register.

Vcc - It is connected to +5V.

GND - It is connected to 0V.

## Control Register and Control Word

Similar to 8255, 8253/8254 also has a Control Register, which is used to store the control word, to configure various options, as shown below:

- Define the counter as 8/16 bit counter.
- Select one out of six modes available, for each counter.
- Define the counter as Binary/BCD counter.

The control word format and bit definitions are shown in the fig. below .

| D <sub>7</sub>                                                                     | D <sub>6</sub> | D <sub>5</sub>                                         | D <sub>4</sub>                                                  | D <sub>3</sub>                  | D <sub>2</sub>                       | Di                                   | $D_0$                                   |
|------------------------------------------------------------------------------------|----------------|--------------------------------------------------------|-----------------------------------------------------------------|---------------------------------|--------------------------------------|--------------------------------------|-----------------------------------------|
| SC1                                                                                | SCO ,          | RW1                                                    | RW0                                                             | M2                              | MI                                   | M0                                   | BCD                                     |
| 00 – Select Co<br>01 – Select Co<br>10 – Select Co<br>11 – Read-Bac<br>(see fig. 9 | ounter 1 .     | (see exar<br>01 – R/W low<br>only (8-<br>10 – R/W high | -order 8-bits<br>counter)<br>h-order 8-bits<br>counter)<br>bits | 001<br>x10<br>x11<br>100<br>101 | - Mo<br>- Mo<br>- Mo<br>- Mo<br>- Mo | de 1<br>de 2<br>de 3<br>de 4<br>de 5 | 1–BCD<br>Counter<br>0–Binary<br>Counter |

#### Control Word for 8253/8254 and Bit Definitions

### Modes of Operation of 8253/5254

The 8253/8254 can be configured to operate in any one of the six modes available by writing a suitable control word. These modes are below:

- 1. Mode 0 (Interrupt on Terminal Count)
- 2. Mode 1 (Hardware Retriggerable One-Shot)
- 3. Mode 2 (Rate Generator)
- 4. Mode 3 (Square-Wave Generator)
- 5. Mode 4 (Software Triggered Strobe)
- 6. Mode 5 (Hardware Triggered Strobe)

# **INTERFACING I/O DEVICES**

# Keyboard/Display Controller - 8279

It is a general-purpose keyboard/display controller, which simultaneously controls the display of the system and interfaces a keyboard with the microprocessor. To interface with keyboard, it scans the keyboard to identify, if any key has been pressed and sends the code of the pressed key to the microprocessor. To interface with the display, it transmits the data received from the microprocessor to the display device. Software approach is also possible to interface keyboard and display unit. But, in software approach the microprocessor is busy for a considerable amount of time in checking the keyboard and refreshing the display. The 8279 is the hardware approach to do the same task, in which the microprocessor is free from this time consuming task.

The keyboard segment can interface an array of maximum 64 keys. Maximum 8 keyboard entries (codes) can be stored in the FIFO (First In First Out) RAM. Every time, a key is pressed, an interrupt signal is generated, to request the microprocessor to read the key code. The display section provides maximum of 16-character scanned display interface with LEDs. This segment contains 16-byte display RAM, which is used to read/write data for display.

### Pin Diagram of 8279

The 8279 chip has 40-pins. The pin diagram of 8279 is shown in fig. below.



(a) Pin Diagram (b) Block Diagram of 8279

According to the functions, the 8279 can be divided into four major sections, block diagram of 8279, as shown in fig. These are: Keyboard section, Scan section, Display section and Processor section.

The functions of various pins and their signals are explained, section wise, below:

### Keyboard Section

The functions of various pins of this section are explained below:

RL7-RL0 (Return Lines) - These lines are the input lines, which are connected to 8-columns of the keys.

SHIFT - The status of SHIFT key is stored along with key code in FIFO RAM. It is internally pulled up to keep it high, till it is pulled down with a key closure.

CNTL/STB (Control/Strobe) - In keyboard mode, this line is used as a control input and stored in F!FO RAM on a key closure. In strobed input mode, this line is strobe line, which enters the data into FIFO RAM. It also has an internal pull up. It is pulled down with a key closure.

Keyboard section also has its internal 8 x 8 FIFO RAM. i.e., it has 8 registers of 8-bits each. The IRQ signal is generated, when the FIFO is not empty.

Keyboard Modes: 8279 provides three keyboard (input) modes:

#### Scanned Keyboard Mode

In this mode matrix key can be interfaced using either encoded (8 x 8 keyboard) or decoded (4 x 8 keyboard) scans. This mode possition of depressed key (Row number and column number) along with status of CNTL and SHIFT keys are entered into FIFO RAM location.

- (a) Two-key Lockout In this mode, if two keys are pressed simultaneously, then no key is recognised till one of them remains closed and other is released. Then the pressed key is recognised.
- (b) N-key Rollover: In this mode simultaneously pressed keys are recognised.
- (c) Special Error Mode: This mode is valid only under N-key rollover mode. In this mode, if two keys are found pressed an error flag is set, which prevents further writing in FIFO RAM.

#### Sensor Matrix Mode

In this mode sensor array can be interfaced with 8279 using either encoded or decoded scans. In this mode, the data on the return lines (RL<sub>7</sub>- RL<sub>0</sub>) is entered directly into the correspoiding location of sensor RAM. THe location of sensor RAM is specified by scan counter (row number of sensor matrix). Therefore each sensor switch position can be scanned by the CPU. The SHIFT and CNTL inputs are ignored.

#### 3. Strobed Mode

In this mode, if the control line goes low, the data on return lines (RL7- RL0), is stored in the FIFO, byte by byte at the rising edge of STB pulse.

#### Scan Section

The functions of various pins of this section are explained below:

SL<sub>3</sub>- SL<sub>0</sub> (Scan Lines) – These lines are used to scan the keyboard matrix and display digits.

These four scan lines are used as the input for 4-to-16 decoder to generate 16 output lines for scanning. These lines can be connected to the rows of a matrix keyboard and the digit drivers of a multiplexed display.

### Display Section

The functions of various pins of this section are explained below:

OUT A<sub>3</sub>- OUT A<sub>0</sub> and OUT B<sub>3</sub>- OUT B<sub>0</sub> (Output Lines) – these 8 output lines are divided in two groups. These lines can be used either as a group of eight lines or two groups of four lines. These lines, in combination with 4 scan lines, used for a multiplexed display.

BD (Blank Display) - It is an active low output lines, used to blank the display.

Display (output) modes: The 8279 provides two display modes:

- (i) Display Scan Mode: In this mode 8279 provides 8 or 16 character multiplexed display, which can be organised as dual 4-bit or single 8-bit display units.
- (ii) Display Entry Mode(right entry or left entry mode): In this mode, 8279 allows to display data to be entered either from right side or left side.

#### Processor Section

The functions of various pins of this section are explained below:

DB<sub>7</sub>- DB<sub>0</sub> - These are bidirectional data bus lines.

IRQ – It is an active high interrupt output line. It goes high when there is data in FIFO RAM. It goes low when FIFO is empty.

 $A_0$  - Connected to A0 line of the address bus. It should be high while writing the command or reading status and low when transferring data.

CS (Chip Select), RD (Read signal), WR (Write signal) have their usual functions.

RESET - A high signal on this pin resets the 8279.

CLK - Clock input.